## **COMPUTER SCIENCE**

Computer Organization

Secondary Memory & IO Interface







Lecture\_05







10 Organization



Disk +Disk Structure + Disk Capacity Disk Access time (S.T. Aug RL, D.T.T & Datatransfel) Disk Addressing CC. h. s>

Cylinder Swygace

# I) I/o Interface

Pw

WHAT Ito Interfore?
WHY Ito Interfore Used?
WHEN Ito Interfore Used?
How Ito Interfore Used?



## Type of mode

- 1 Programmed Ilo
- 2 Interrupt Driven Ito
- 3 DMA (Direct Memory Access)

#### Input-Output Interface



Input-output interface provides a method for transferring information between internal storage and external I/O devices. Peripherals connected to a computer need special communication links for interfacing them with the central processing unit. The purpose of the communication link is to resolve the differences that exist between the central computer and each peripheral. The major differences are:

- Peripherals are electromechanical and electromagnetic devices and their manner of operation is different from the operation of the CPU and memory, which are electronic devices. Therefore, a conversion of signal values may be required.
- The data transfer rate of peripherals is usually slower than the transfer rate of the CPU, and consequently, a synchronization mechanism may be needed.





The operating modes of peripherals are different from each other and each must be controlled so as not to disturb the operation of other peripherals connected to the CPU.

#### Modes of Transfer

- Programmed I/O
- Interrupt-initiated I/O
- Direct memory access (DMA)



#### I/O ORGANIZATION



- (1) I/O devices are electro-magnetic components and CPU is a electronic component. So, there is a difference exist in term of operating modes, data transfer rate and word formats.
- (2) To synchronize the I/O speed with a CPU, high speed interface chip is used named as I/O interface or I/O module.
- (3) I/O interface chip is responsible for I/O Operations so, in the computer design I/O devices are connected to system bus via I/O interface Chip.:



#### I/O ORGANIZATION



#### System without IO - Interface [Programmed-IO]

$$1 \text{ kB} - 1 \text{Sec}$$

$$1 \text{ B} - 2$$

$$ETIO = \frac{1B}{1kB} \text{sec} = 10^{-3} \text{sec} = 1 \text{millisec}$$





#### I/O ORGANIZATION



#### System with IO - Interface Chip [INT- Driven IO]





#### **ACCESS SEQUENCE/Working Process**



- CPU initializes the I/O interface chip along with a I/O command( Operations),
   & then CPU will go & performing other useful task.
- (2) IO interface control logic interprets the IO Commands and Accordingly IO port will be enables for the IO operation.
- (3) Based on the speed of a IO device, & Amount of data to be transfer Consume the time to prepare the data(preparation time), then data is transferred from IO device to a interface buffer.
- (4) When the Data is available in the buffer IO interface generates the interrupt signals & send to the CPU and waiting for ack. Signal.



#### **ACCESS SEQUENCE**



(4) After receiving the ack. Signal, buffer content will be transferred to CPU. In this process, CPU will be accessing the IO – data from interface buffer therefore speed gap is synchronized & Time saved.(Bcz IO interface fast).

Different IO - interface chip used in the computer design is.

- (1) 8255 PPI.
- (Z) 8251 USART
- (3) 8259 A INT. Controller
- (4) 8237/8257 DMA etc.





Three types of IO – transfer modes are present in the computer system, Used to transfer the data from the IO to other Component of a Computer. [CPU, memory]

Named as —

- (1) Programmed IO.
- (2) Interrupt Driven IO.
- (3) DMA (Direct Memory Access)

#### Modes of Transfer

Pw

- Programmed I/O
- Interrupt-initiated I/O
- Direct memory access (DMA)





· No High Speed Interface Logic is used blud To Device & other Component of the Computer

· CPUTime Depands on Speed of I/o Devices.



#### PROGRAMMED IO



- In this mode, IO- devices are directly, Connected to CPU without IO- interface chip.
- (2) In this mode, CPU takes the responsibility to complete the IO operation, So CPU will be blocked [waiting] until the IO – operation is completed.
- (3) In this mode CPU Utilization is inefficient.
- (4) In this mode CPU time depends on the speed of a IO device and the size of a data unit to be transferred.
- (5) This mode is suitable in the system centric application where the IO time is important than CPU time.



#### INTERRUPT DRIVEN IO



In this High Speed I to Interface Chip(Logic) is Used Lb I to Devices & other component of the Component of the Component.

CPUTime = 10 Interface Chip Latency



#### INTERRUPT DRIVEN IO



- In this mode, IO- operation are controlled based on the interrupt signals.
- (2) In this mode, IO- devices are connected to a system bus via IO interface chip So, IO – interface takes the responsibility of a IO open.
- (3) In this mode processor utilization is efficient, so CPU executing the other useful task during the IO Open.
- (4) In this mode CPU time is depends on the Latency of a interface chip rather than the speed of a IO device.

Pw

POL LET

A device with data transfer rate 10 KB/sec is connected to a CPU. Data is transferred byte-wise. Let the interrupt overhead be 4 usee. The byte transfer time between the device interface register and CPU or memory is negligible. What is the minimum performance gain of operating the device under interrupt mode over operating it under program controlled mode?

(a) 15

(6) 25

(c) 35

(d) 45

[GATE-2005 : 2 Marks]

Programmed I/o: ETragilo=100 usec S

10 kB bs ET interest = 4 usec

10 kB — Lsec

184e — 1 sec = 10 sec × 100 = 100 k10 6

= 100 usec

PETRONATION ET intendit I/o

= 100 (25)



#### INTERRUPT DRIVEN IO



Drawback: More Complexity in interrupt implementation.

Solution: Use priority Serve Highest priority interrupt.

Who will Assign:

- 1. Daisy Chain Method (Static Approach): Fixed: Starvation occur.
- Polling Method(Dynamic Approach): Changing: No Starvation.



- 1 Programmed Ilo
- 2) Intercept Driven Ilo.
- In these two We can not Accept the Memory Directly.
  - (we have to Access (go to) Memory With the Involvement of CPU [Via CPU]
  - · These are Used for Small Amount of Data teamsfer.

# 3 Direct Memory Access

15 Highest Priority.

Scycle Stealist Mode.



#### DMA (DIRECT MEMORY ACCESS)



- memory without involvement of a CPU.
  - Here processor & DMA controller use the system bus in Master-Slave mode.
  - (2) When the user program size is greater than the main memory size than virtual memory concept is used to increase the address space.
  - (3) Virtual memory concept state that use the secondary memory to store the user program.
  - (4) Secondary memory is a kind of I/O device, which is a interfaced to a DMA module, therefore during the program execution data will be transferred from I/O to main memory via DMA without involvement of a CPU.

# DIMA: OBULK Amount of Date toangles. Directly Memory Access

- Without the Involvement of CPU.
- WHighest Prointy.
- (5) Processor [CPU] & DMA Use the System Bus in Master-Seave. (6) Virtuel Memory Concept is used.

# DMA Module Working.



#### DMA (DIRECT MEMORY ACCESS)









#### **ACCESS SEQUENCE**



- (1) CPU initializes the DMA module along with a I/O command later busy with other useful task.
- (2) I/O command contain the information about port address, memory address, control signal and count value.
- (3) DMA module control logic interprets the command and enables the respective port for the operation.
- Based on the speed of a device consumes the time to prepares the data Later enables the "DMA REQ" signal.



#### ACCESS SEQUENCE



- After receiving this signal, DMA module enables the Hold signal to CPU, to gain the control of a system Bus and waiting for HLDA signal.
  - (6) After receiving the HLDA signal; DMA module enables the "DMAACK" signal.
- After receiving this signal, IO device transfer the data to main memory via DMA to main memory via DMA until Count becomes "0"
  - (8) After the DMA operation Bus Connection will be re-established to CPU.



#### **Data Count**



Data Count: How Many number of Bytes/words transfer from I/O to Memory.

Until the count value become '0'.



#### **ACCESS SEQUENCE**



#### NOTE: In the DMA Operation, CPU is in Two States-

- (1) <u>Busy State</u>: CPU is in Busy state Until prepares the data.so <u>Busy state depends</u> on preparation time. preparation time depends on Speed of I/O speed and Amount of Data(data Size).
- (2) Blocked (2002) state: CPU is in Block state Until transferring the data.so Block time depends on transfer time. Transfer time depends on MM latency(MM Access time). [depends on mm speed]

Let X is a Preparation time Y is a transfer time

.: 
% time CPU Busy =  $\left(\frac{X}{X+Y}\right) 100$ % time CPU Blocked =  $\left(\frac{Y}{X+Y}\right) 100$ 

# X): Prebalation Time

10 Device (Disk)

IKBbs



#### ACCESS SEQUENCE



#### DMA module is operating in three mode:

Burst mode:

(2) Cycle stealing mode:

Interleaving mode

#### NAT



The size of the data count register of a DMA controller is 16 bits. The processor needs to transfer a file of 29, 154 kilobytes from disk to main memory. The memory is byte addressable. The minimum number of times the DMA Controller needs to get the control of the system bus from the processor to transfer the file from the disk to main memory is \_\_\_\_\_. [GATE-2016(Set-1)-CS: 2M]

#### NAT



Consider a disk with data transfer rate 50MBPS. It is operated with cycle stealing mode of DMA. Here whenever 64bits information is available it is transferred in 40ns. What is the percentage(%) of time CPU blocked due to DMA.

Data teansfertine = 40 ngec

### MCQ



On a non-pipelined sequential processor, a program segment, which is a part of the interrupt service routine, is given to transfer 500 bytes from an I/O device to memory. LCycle Initialize the address register Initialized Initialize the count to 500 → 2 Cycle → 2 Cycle LOOP: Load a byte from device Store in memory at address given by address register Increment the address register -----> Loycle Decrement the count If count! = 0 go to LOOP 500 times

In a Loop: Each Iteration takes: 2+2+1+1+1=7cycle
Loop Execute: 500 times (500 Iteration)

Total time in Loop = 7×500 = 3500

Total Time = 2+3500 = 3502 cycle)



Assume that each statement in this program is equivalent to a machine instruction which takes one clock cycle to execute if it is a non-load/store instruction. The load-store instructions take two clock cycles to execute.

The designer of the system also has an alternate approach of using the DMA controller to implement the same transfer. The DM controller requires 20 clock cycles for initialization and other overhead. Each DMA transfer cycle takes two clock cycles to transfer one byte of data from interrupt driven program-based input-output?

[GATE-2011-CS: 2M]





B 4.4



D

6.7

### COA:

- 1 Introduction of COA.
- 2 mlc Instr & AM.
- 3) Flooting Point Representation
- (9) ALU Data Path, ruprag & Control Unit

vising (3) Pipelining

visupe (6) Cache Mennon

(7) Secondary Memory (Disk) & ID Interface



Tipe Now 132 P48

(121+

GATE PYQ'S.

along with class Room anesting + D.P.P. + weekly Test.

